#### LAB REPORT

## Digital Systems / VHDL [ET-DTV / ESD1]

# **Traffic Light Controller as Timed State Machine**

Date of Execution: 15/05/2019

Group: DTVL – 3

Report By:

Harsha Priya Yapamakula Srinivasa Murthy (37091)

Rama Krishna Reddy Salla (37089)

Under the Guidance of:

Prof. Dr.-Ing. Kai Mueller

Date of Report Submission

05/06/2019



Master of Science in Embedded Systems Design

Hochschule Bremerhaven

June-2019

# TABLE OF CONTENTS

| INTRODUCTION               | 1  |
|----------------------------|----|
| VHDL SOURCE CODE           | 3  |
| EXPLANATION OF SOURCE CODE | 5  |
| USER CONSTRAINTS FILE      | 7  |
| RTL SCHEMATIC              | 8  |
| VHDL TESTBENCH             | 9  |
| SIMULATION WAVEFORMS       | 11 |
| SYNTHESIS REPORT           | 12 |
| CONCLUSION                 | 14 |

### **INTRODUCTION**

<u>AIM:</u> The aim of this program is to implement a simple traffic light controller using a timed state machine. In this system, when the Traffic Light controller is in states red or green, we need the system to stay in these states for a desired amount of time. This is because in the physical world the red and green lights remain for longer durations.

<u>ABSTRACT:</u> In a Finite State Machine only one state can be active at a time. States can be changed whenever there is a trigger or a condition is satisfied. This is called as a state transition. The main feature of a Timed State Machine is that it can stay in a desired state for desired amount of time. The timer value is decided by the user for the particular state.

This program is implemented on an **Arty** board. The program is developed and executed on **Xilinx Vivado 2018.3**.

#### **FEATURES:**

Two operations are assigned to a switch and pushbutton on the board.

- 1. tstart: This is assigned to a switch and if the value is high, then the state machine will continue indefinitely without going to idle state.
- **2. treset**: This is assigned to a push button and whenever this pushbutton is pressed, the state machine will reset to **idle** state.

The following are the states of the state machine and their actions:

- 1. **idle** : In this state, the system does nothing and all LEDs are OFF.
- 2. **st\_red** : In this state, **red** LED is turned on and the system waits in this state for 5 pulses of the desired clock.
- 3. **st\_ry** : In this state, both the **red** and **yellow** LEDs are turned on and the system waits in this state for 2 pulses of the desired clock.
- 4. **st\_green**: In this state, **green** LED is turned on and the system waits in this state for 6 pulses of the desired clock.
- 5. **st\_yel** : In this state, the **yellow** LED is turned on and the system waits in this state for 2 pulses of the desired clock.

The Traffic Light Controller state machine operates as follows:

- 1. After downloading the bitstream onto the board, the state machine is in **idle** state.
- 2. Whenever the switch is pushed to high position, **tstart** will become **1**.
- 3. This will trigger the state machine to run and the state transitions are as follows:

```
st_red -> st_ry -> st_green -> st_yel -> st_red
```

4. If during the transitions the switch is pushed to low position, **tstart** will become **0**. This will lead the state machine to reach **idle** state after **st\_yel**.

5. During any of the transitions if reset button is pushed, the state will switch to **idle** in the next rising edge of system clock.

**NOTE:** The 100MHz clock is used to produce a pulse of 4Hz(250ms), 'pulse\_250ms'. This is done by producing a single pulse for every 25000000<sup>th</sup> rising edge of tclk.



Fig 1: State Diagram of Traffic Controller

### **VHDL SOURCE CODE**

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tlctsm is
    Port ( treset : in STD_LOGIC;
           tstart : in STD LOGIC;
           tclk : in STD LOGIC;
           red3 : out STD LOGIC;
           red2 : out STD LOGIC;
           red1 : out STD LOGIC;
           green3 : out STD LOGIC;
           green2 : out STD LOGIC;
           green1 : out STD LOGIC);
end tlctsm;
architecture Behavioral of tlctsm is
CONSTANT MAX TIMERV : integer := 7;
SUBTYPE Counter type IS integer RANGE 0 to MAX TIMERV;
TYPE State type IS (idle, st red, st ry, st green, st yel);
SIGNAL state, next state : State type;
SIGNAL timerval : Counter type;
SIGNAL red, yellow, green: STD LOGIC;
--For simulator
CONSTANT MAXCOUNT : integer := 3;
--For hardware test
--CONSTANT MAXCOUNT : integer := 24999999;
SIGNAL pulse 250ms : std logic;
begin
    clk div : PROCESS (tclk)
    VARIABLE k : integer RANGE 0 to MAXCOUNT := MAXCOUNT;
    BEGIN
        IF rising_edge(tclk) THEN
            pulse 250ms <= '0';
            IF k=0 THEN
               pulse 250ms <= '1';
                k := MAXCOUNT;
            ELSE
                k := k-1;
            END IF;
        END IF;
    END PROCESS clk div;
    red3 <= red;</pre>
    green3 <= '0';
         <= yellow;
    red2
    green2 <= yellow;
         <= '0';
    red1
    green1 <= green;</pre>
    seq tsm : PROCESS(treset, tclk, timerval, next state, pulse 250ms)
    VARIABLE cnt : Counter type;
```

```
BEGIN
        IF rising_edge(tclk) THEN
             IF treset='1' THEN
                 state <= idle;</pre>
                 cnt := 0;
             ELSIF pulse 250ms = '1' THEN
                 IF cnt = timerval THEN
                      state <= next state;</pre>
                 cnt := 0;
                 ELSE
                      cnt := cnt+1;
                 END IF;
             ELSE
             END IF;
        END IF;
    END PROCESS seq_tsm;
    comb tsm : PROCESS(state, tstart)
    BEGIN
        next state <= state;</pre>
        red <= '0'; yellow <= '0'; green <= '0';
        timerval <= 1;
        CASE state IS
             WHEN idle =>
                 timerval <= 0;</pre>
                 IF tstart = '1' THEN
                     next state <= st red;</pre>
                 END IF;
             WHEN st_red=>
                 timerval <= 4;
                 red <= '1';
                 next state <= st ry;</pre>
             WHEN st_ry=>
                 red <= '1';
                 yellow <= '1';
                 next state <= st green;</pre>
             WHEN st green=>
                 timerval <= 5;
                 green <= '1';
                 next state <= st_yel;</pre>
             WHEN st yel=>
                 yellow <= '1';</pre>
                 IF tstart = '1'THEN
                     next state <= st red;</pre>
                     next state <= idle;</pre>
                 END IF;
         END CASE;
    END PROCESS comb tsm;
end Behavioral;
```

#### **EXPLANATION OF SOURCE CODE**

- ➤ Library **IEEE** and package **STD\_LOGIC\_1164** has been added to access data types and functions in the package.
- ➤ Define an entity **tlctsm** that has 3 inputs and 6 outputs.
- > The inputs are:

1. **treset** : reset of type **STD\_LOGIC** 

2. **tstart** : start indicator of type **STD\_LOGIC** 

3. **tclk** : Clock of type **STD\_LOGIC** 

The ouputs are:

red3 : Red component of led3 of type STD\_LOGIC
 red2 : Red component of led2 of type STD\_LOGIC
 red1 : Red component of led1 of type STD\_LOGIC
 green3 : Green component of led3 of type STD\_LOGIC
 green2 : Green component of led2 of type STD\_LOGIC
 green1 : Green component of led1 of type STD\_LOGIC

**NOTE:** In the Arty board, there are no yellow LEDs. But the colour yellow is produced by mixing red and green components of led2. Led3 is used for Red and led1 is used for Green.

- A Subtype called **Counter\_type** is defined to use for all counter/timer operations
- A Type State\_type is defined and the states are idle, st\_red, st\_ry, st\_green, st\_yel
- Two Signals state, next\_state of Type State\_type are defined.
- Signals red, yellow, green are defined so as to assign the ON/OFF status of these lights.
- A Signal pulse\_250ms is defined to produce a pulse that divides the tclk to desired value.
- > Three Processes are used in the code:
  - 1. **clk\_div:** This process is used to generate Pulses of 4Hz instead of using a clock of 100MHz. By producing pulses of 4Hz, the transitions will be slowed down to be visible to naked eye. In the current scenario, one pulse is generated for every 25000000 clock cycles. Signal **pulse\_250ms** represents this pulse.
  - 2. **seq\_tsm:** This process is used to execute the sequential logic of the timed state machine. If there is a button press for reset, the state changes to **idle**. If the timer value that is set in **comb\_tsm** expires, the value of **next\_state** is assigned to **state** so the transition takes place.
  - 3. **comb\_tsm:** This process is used to update the parameters when in different states. The parameters are updated as follows:
    - idle:
      - next\_state is set to st\_red if tstart is 1
      - **timerval** is set to 0
      - red is set to 0
      - **yellow** is set to 0
      - **green** is set to 0

- st\_red:
  - next\_state is set to st\_ry
  - **timerval** is set to 4
  - red is set to 1
  - **yellow** is set to 0
  - **green** is set to 0
- **st\_ry** 
  - next\_state is set to st\_green
  - **timerval** is set to 1
  - red is set to 1
  - **yellow** is set to 1
  - **green** is set to 0
- st\_green
  - next\_state is set to st\_green
  - **timerval** is set to 5
  - **red** is set to 0
  - **yellow** is set to 0
  - **green** is set to 1
- st\_yel
  - next\_state is set to st\_red if tstart is 1 or set to idle if tstart is 0
  - **timerval** is set to 0
  - red is set to 0
  - **yellow** is set to 1
  - **green** is set to 0

### **USER CONSTRAINTS FILE**

```
## Clock signal
}]; #IO_L12P_T1_MRCC_35 Sch=gclk[100]
create_clock -add -name sys_clk_pin -period 10.00 -waveform {0.5} [get_ports { tclk }];
## Switches
set_property -dict { PACKAGE_PIN A8
                                IOSTANDARD LVCMOS33 } [get_ports { tstart
}]; #IO_L12N_T1_MRCC_16 Sch=sw[0]
## Buttons
set_property -dict { PACKAGE_PIN D9
                               IOSTANDARD LVCMOS33 } [get_ports { treset
}]; #IO_L6N_T0_VREF_16 Sch=btn[0]
## RGB LEDs
set_property -dict { PACKAGE_PIN J4
                                   IOSTANDARD LVCMOS33 } [get_ports {
green1 }]; #IO_L21P_T3_DQS_35 Sch=led1_g
set_property -dict { PACKAGE_PIN G3
                                IOSTANDARD LVCMOS33 } [get_ports { red1
}]; #IO_L20N_T3_35 Sch=led1_r
                                   set_property -dict { PACKAGE_PIN J2
green2 }]; #IO_L22N_T3_35 Sch=led2_g
set_property -dict { PACKAGE_PIN J3
                                IOSTANDARD LVCMOS33 } [get_ports { red2
}]; #IO_L22P_T3_35 Sch=led2_r
                                   set_property -dict { PACKAGE_PIN H6
green3 }]; #IO_L24P_T3_35 Sch=led3_g
set_property -dict { PACKAGE_PIN K1
                                IOSTANDARD LVCMOS33 } [get_ports { red3
}]; #IO_L23N_T3_35 Sch=led3_r
## Voltage config
set_property CFGBVS VCCO [current_design]
set_property CONFIG_VOLTAGE 3.3 [current_design]
```



### VHDL TESTBENCH

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity tlctsm_tb is
end tlctsm_tb;
architecture Behavioral of tlctsm tb is
COMPONENT tlctsm is
  Port ( treset : in STD_LOGIC;
     tstart: in STD_LOGIC;
     tclk: in STD LOGIC;
     red3: out STD LOGIC;
     red2: out STD LOGIC;
     red1: out STD_LOGIC;
     green3: out STD LOGIC;
     green2: out STD_LOGIC;
     green1 : out STD_LOGIC);
end component;
SIGNAL treset: STD_LOGIC := '0';
SIGNAL tstart: STD_LOGIC:= '0';
SIGNAL tclk: STD_LOGIC:= '0';
SIGNAL red3: STD LOGIC:= '0';
SIGNAL red2: STD_LOGIC:= '0';
SIGNAL red1 : STD LOGIC:= '0';
SIGNAL green3: STD_LOGIC:= '0';
SIGNAL green2: STD LOGIC:= '0';
SIGNAL green1: STD_LOGIC:= '0';
 CONSTANT clk_period : time := 10 ns;
begin
  uut: tlctsm
  Port map( treset =>treset,
        tstart =>tstart,
        tclk =>tclk,
        red3 = red3
        red2 = red2,
        red1 = red1,
        green3 => green3,
        green2 => green2,
        green1 =>green1);
       clk_p: PROCESS
       BEGIN
        tclk <= '0';
        wait for clk_period/2;
```

```
tclk <= '1';
wait for clk_period/2;
END PROCESS clk_p;

stim_p: PROCESS
BEGIN
wait for clk_period;
treset <= '1';
wait for clk_period;
treset <= '0';
wait for clk_period;
tstart <= '1';
wait for clk_period;
tstart <= '1';
wait for clk_period*8;
tstart <= '0';
wait;
END PROCESS stim_p;
```

end Behavioral;

### **SIMULATION WAVEFORMS**



## **SYNTHESIS REPORT**

| Start Writing Synthesis Report                                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                          |
| Report BlackBoxes:                                                                                                                       |
| +-++<br>   BlackBox name  Instances                                                                                                      |
| +-+                                                                                                                                      |
| +-++                                                                                                                                     |
| Report Cell Usage:                                                                                                                       |
| ++                                                                                                                                       |
| Cell  Count                                                                                                                              |
| +++                                                                                                                                      |
| 1   BUFG   1                                                                                                                             |
| 2   CARRY4   6                                                                                                                           |
| 3     LUT1   25                                                                                                                          |
| 4                                                                                                                                        |
| 5                                                                                                                                        |
| 7  LUT5   5                                                                                                                              |
| 8  LUT6   3                                                                                                                              |
| 9  FDRE   16                                                                                                                             |
| 10  FDSE   18                                                                                                                            |
| 11   IBUF   3                                                                                                                            |
| 12  OBUF   6                                                                                                                             |
| ++                                                                                                                                       |
| Domost Instance Associ                                                                                                                   |
| Report Instance Areas:                                                                                                                   |
| ++                                                                                                                                       |
|                                                                                                                                          |
| 1  top   93                                                                                                                              |
| ++++                                                                                                                                     |
|                                                                                                                                          |
| Finished Writing Synthesis Report : Time (s): $cpu = 00:00:14$ ; $elapsed = 00:00:16$ . Memory (MB): $peak = 829.070$ ; $gain = 494.008$ |
|                                                                                                                                          |
| Synthesis finished with 0 errors, 0 critical warnings and 2 warnings.                                                                    |
| Synthesis Optimization Runtime: Time (s): cpu = 00:00:09; elapsed = 00:00:12. Memory (MB): peak =                                        |
| 829.070; gain = 204.387  Synthesis Ontimination Complete: Time (s): any = 00:00:14 : clarged = 00:00:16. Mamory (MR): neels =            |
| Synthesis Optimization Complete: Time (s): cpu = 00:00:14; elapsed = 00:00:16. Memory (MB): peak = 829.070; gain = 494.008               |
| INFO: [Project 1-571] Translating synthesized netlist                                                                                    |
| INFO: [Netlist 29-17] Analyzing 6 Unisim elements for replacement                                                                        |
| INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds                                                                   |

INFO: [Project 1-570] Preparing netlist for logic optimization

INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).

Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 829.070; gain = 0.000

INFO: [Project 1-111] Unisim Transformation Summary:

No Unisim elements were transformed.

INFO: [Common 17-83] Releasing license: Synthesis

18 Infos, 4 Warnings, 0 Critical Warnings and 0 Errors encountered.

synth\_design completed successfully

 $synth\_design: Time (s): cpu = 00:00:16$ ; elapsed = 00:00:18. Memory (MB): peak = 829.070; gain = 506.590

Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 829.070; gain = 0.000

WARNING: [Constraints 18-5210] No constraints selected for write.

Resolution: This message can indicate that there are no constraints for the design, or it can indicate that the used\_in flags are set such that the constraints are ignored. This later case is used when running synth\_design to not write synthesis constraints to the resulting checkpoint. Instead, project constraints are read when the synthesized design is opened.

INFO: [Common 17-1381] The checkpoint 'C:/mueller/DTV/DTVL3/tlctsm/tlctsm.runs/synth\_1/tlctsm.dcp' has been generated.

INFO: [runtcl-4] Executing : report\_utilization -file tlctsm\_utilization\_synth.rpt -pb tlctsm\_utilization\_synth.pb

INFO: [Common 17-206] Exiting Vivado at Wed May 15 14:23:15 2019...

### **CONCLUSION**

In this lab, we implemented a Timed State Machine on Arty Board and observed Traffic Light Controller. This is implemented by sequential operation using PROCESS. SIGNALS were used to execute the state machine, implement a timer/counter and to divide the clock so we obtained a pulse of 4Hz.

A testbench file is written and the program is simulated. The correctness of the program is checked by observing the simulated waveform.

A User Constraints File is added and a bitstream is generated. This bitstream is programmed into the Arty Board and the Traffic Light Controller is observed.

The following operations were performed:

1. **tstart** switch is pushed to high after which the state transitions start from idle and continue in the following manner:

2. If **tstart** is pushed to low, the transitions would stop after **st\_yel** and settle in **idle** state

3. If during any time, the reset button is pushed, state will switch back to idle in next rising edge of system clock.

**NOTE:** The changes in states are indicated by the LEDs that are **ON/OFF**. The LEDs that are on for respective states are mentioned in the **INTRODUCTION** chapter